## **User Guide**

VR-ZyCAP is a Zynq based reconfiguration controller, that allows resource-level (LUT & FF) run time reconfiguration. It performs five operations; Read frame, Write frame, DPR\_LUT, DPR\_FF and Read Memory. Input to these operations are transferred from Zynq processing System (PS) and the output can be shown on Integrated Logic Analyzer (ILA) or Zedboard.

We will start with running RMW.c code in Xilinx SDK, which performs any of the above mentioned operation based on the OptionNext value. SDK terminal in Xilinx SDK is used to pass the input parameters.

First, after running RMW.c code, it will print menu to select OptionNext for different operations to be performed as shown in figure below;



Drivers will be initialized first, so when program will ask to enter the OptionNext, we will enter 1, which will perform driver initialization and RAR configuration. Following messages will appear in SDK terminal after successful driver initialization and RAR\_configuration.



Then we can perform different operations;

1. First we will start with the demonstration of Read frame operation, OptionNext = 2

Read frame operation require three inputs; Op\_Sel, frame address and Num\_of frames to read.

Read\_frame(frame\_address, Num\_frame) function performs parameter transfer to VR-ZyCAP.

As Op\_Sel is fixed for all operations so there is no need to input Op\_Sel value. We hardcore this option in Read frame function. Other parameters are required to read through SDK terminal depending on which part of the device require reading.

So as an example, we placed LUT in X0Y0 Slice location in constraint file. So corresponding frame address (0x00420120) is generated and input to Read\_frame function. Similarly, Num\_frame = 4 is entered for reading LUT. For flip flop, Num\_frame will be 1. So following input parameters are transferred through SDK terminal using inbyte() function.

```
for (int i=0; i<4; i++) {
                                       n[i]=inbyte();
                                      n[0]=0x00; n[1]=0x00; n[2]=0x00; n[3]=
                                      u32 Num frame = ((n[0] \& 0xFF) << 24) + ((n[1
                                      xil printf("Number of frame to read is
                                      read frame (frame address, Num frame);
                                      Trigger();
                                   Problems Descutables
🖳 Console 🔎 Tasks 📮 SDK Terminal 🛭
Connected to: Serial ( COM5, 115200, 0, 8)
  6: Read_BRAM
> 2
Enter frame address
frame address to read is:00420120.
Enter Number of frames
Number of frame to read is:00000001.
```

Trigger() function is important before start reading frames, because if there are any garbage values in BRAM of ICAP controller, that should be erased and every signal should be at its initialized state.

As our VR-ZyCAP is using ICAP for reading/writing to configuration memory, and controller is hardware based implementation in Programmable Logic (PL) section. So we can analyze Read frame at OUT\_ICAP signal using ILA. ICAP primitive signals are important to mention, CSIB is the enable signal, RWB is Read or Write signal for ICAP, I is the input data to ICAP primitive

and OUT\_ICAP is the data output from ICAP. So All these signals can be seen on ILA in following figure which determine that frame reading is appropriately being performed.



Figure 1: Read frame Signals

As we have implemented LUT as AND logic, so when will read data, initialization value of AND logic (0x80000000000000000) will be read in byte swap manner on OUT\_ICAP signal. Which is being written to BRAM at Mem\_addr\_Wr signals. ICAP enable signal (CSIB) can also be seen which will be enabled until read process finishes. Also RW signal will be 1 during reading frame data from configuration memory otherwise it will be 1 while sending commands to configuration memory.

2. To perform Write frame Operation, OptionNext will be selected as OptionNext = 3.

Write frame operation require three inputs; Op\_Sel is 2, which is hardcore. Other inputs are frame address to write and number of frames. Which will be entered using SDK terminal.

```
for (int i=0; i<4; i++) {
    n[i]=inbyte();
}

// n[0]=0x00; n[1]=0x00; n[2]=0x00; n[
    Num_frame = ((n[0]&0xFF)<<24)+((n[1]&0x
    xil_printf("Number of frame to Write is
    Write_frame(frame_address, Num_frame);
    Trigger();</pre>
```

As an example; LUT is placed in X0Y0 location, so corresponding frame\_address (0x00420120) and number of frames are entered.



The data stored in BRAM will be written to configuration memory using this operation. And change in logic can also be observed on Zedboard. Signal I in following picture shows complete data frame writing. As if we have to change logic of LUT read in read frame operation. OR logic will be performed by writing initialization value (0xfffffffffffff) into BRAM. From which data will be read using Mem\_address\_R signal and sent to configuration memory using I port of ICAP. OUT\_ICAP should be shown as constant 0xfffffffdb signal. RW will remain 0 during whole reading process.



## 3. To perform Read Modify Write LUT operation, OptionNext is selected as 4.

We require three inputs; Op\_Sel = 3, XYBEL parameter and Initialization (INIT) value. For LUT B in slice X0Y0, XYBEL parameter is generated as 0x00000001, and Num\_frames must be 4 which is hardcore in this operation. Because 4 frames are required to modify one LUT. If we are going to change the LUT logic from AND to OR, then 64-bit initialization value is generated as (0xffffffffffffff). As one GPIO can be configured as maximum 32 bits for input or output. So we used two GPIOs to transfer 64-bit initialization value.

```
for (int i=0; i<4; i++) {
                                      n[i]=inbyte();
                                       n[0]=0xff; n[1]=0x0ff; n[2]=0xff; n[3]=0xfe;
                                       INIT1 = ((n[0] \& 0xFF) << 24) + ((n[1] \& 0xFF) << 16) + (
                                       xil printf("INIT1 is =:%08x,\r\n", INIT1);
                                       Read Modify Write LUT(XYBEL, INITO, INIT1);
                                       Trigger();
                   ■ SDK Terminal 
                                     Problems
Console 🚪 Tasks
                                                 Executables
Connected to: Serial ( COM5, 115200, 0, 8)
  6: Read BRAM
Enter XYBEL parameter
XYBEL FOR slicex0y0, FOR LUT B is:00000001,
Enter INITO value =
INITO is =: FFFFFFFF,
Enter INIT1 value =
INIT1 is =: FFFFFFFE,
```

The modification in LUT logic can be clearly observed on Zedboard using leds and Dip Switches. Also the complete read modify and write operation can be seen in following logic analyzer. After Sys\_Start signal, translation module (SLICE2FAR) will start that generates frameaddr\_RD signal. So reading will start, and read data (0x8000000000000000) can be seen in OUT\_ICAP signal. So after modification, frame writing will start that will write the modified data (0xfffffffffffff) in configuration memory at four frame addresses.



4. To perform Read Modify Write flip flop operation, OptionNext is selected as 5.

We require three input parameters, Op\_Sel, frame address and bit location within the frame. Op\_Sel is 4 for this operation. Corresponding frame address for flip-flop placed in P-block region is 0x0042029f. Nume of frame is 1 for flip-flop bits, so it has kept fixed in architecture. Bit location is determined by the logic location file (ll) for partial reconfigurable region. Which is 2916. So in hex format, bit location is entered as 0x00000B64.

```
for (int i=0; i<4; i++) {
                                  n[i]=inbyte();
                       //
                                 n[0]=0x00; n[1]=0x00; n[2]=0x0B; n[3]=0x64;
                                 bit location = ((n[0] \& 0xFF) << 24) + ((n[1] \& 0xFF) << 16) + (
                                 xil printf("Bit location is:%08x,\r\n", bit location
                                 Read Modify Write FF(frame address, bit location);
                                  Trigger();
                                    Problems Descutables
🖳 Console 🔎 Tasks 📮 SDK Terminal 🛭
Connected to: Serial ( COM5, 115200, 0, 8)
  6: Read_BRAM
> 5
Enter frame address to read FF Value
frame address to read FF is:0042029F,
Enter bit_location
Bit_location is:00000B64,
```

We can see the read and write from for flip flop in logic Analyzer in following picture. Word position is calculated as 94 so frame word 195(dummy frame + Word\_position) is read which is then flipped and modified and written back to configuration memory.

Flip-Flop output can't be seen on board because of the high frequency. Also StartUp primitive doesn't allow ILA to display the results.

So we connected GPIO to Flip-Flop output which gives the modified value of flip flop.



5. To perform Read BRAM operation, OptionNext is selected as 6.

Read BRAM operation just require two input parameter, Op\_Sel and Mem\_addr. Op\_Sel for this operation is 5. This operation is only required for debugging. So we can enter any memory address to check the content of frames read through configuration memory. In following picture, Mem\_addr is selected as 205 (0x000000CD). Which we can see, contains frame data for Ist frame. But this operation should be used after read frame operation.



For any Query: Please contact bushrasultana21@live.com